Repository navigation

#

openrisc

Online OR1K Emulator running Linux

JavaScript
1753
3 年前

mor1kx - an OpenRISC 1000 processor IP core

Verilog
528
22 天前

OpTiMSoC - A tiled SoC platform with a mesh NoC and OpenRISC CPU cores

C
83
4 年前

Generating the call graph from elf binary file

Assembly
35
2 年前

Multi-Processor System on Chip verified with UVM/OSVVM/FV

SystemVerilog
28
4 天前

System on Chip verified with UVM/OSVVM/FV

SystemVerilog
25
4 天前

OpenRISC 1000 processor module for IDA 7.x

Python
12
1 年前

An OpenRISC 1000 Instruction Set Simulator

C++
11
1 个月前

OpenRISC processor IP core based on Tomasulo algorithm

Verilog
10
3 年前

Processing Unit verified with UVM/OSVVM/FV

SystemVerilog
4
4 天前

Lisp-based stackless interpreter and platform, including microthreading. Features taken from Lisp and Erlang.

C++
4
6 年前

Multi-Processor System on Chip with OpenRISC-32 / OpenRISC-64

SystemVerilog
2
4 天前

Processing Unit with OpenRISC-32 / OpenRISC-64

SystemVerilog
2
4 天前

OpenCpuX wrapper for the or1kiss OpenRISC ISS

C++
2
5 年前

System on Chip with OpenRISC-32 / OpenRISC-64

SystemVerilog
1
4 天前

This project is a modified verison of the OpenRISC 1200 open-source processor, designed to estimate the feasibility of using an On-Chip Software Obfuscator to reduce the controllability over software activated Hardware Trojans.

Verilog
1
4 年前